DocumentCode :
558531
Title :
Low phase noise 77-GHz fractional-N PLL with DLL-based reference frequency multiplier for FMCW radars
Author :
Ng, Herman Jalli ; Stuhlberger, Rainer ; Maurer, Linus ; Sailer, Thomas ; Stelzer, Andreas
Author_Institution :
Christian Doppler Lab. for Integrated Radar Sensors, Johannes Kepler Univ., Linz, Austria
fYear :
2011
fDate :
10-11 Oct. 2011
Firstpage :
196
Lastpage :
199
Abstract :
Two architectures of 77-GHz fractional-N phase-locked loops (PLLs) for FMCW radars are presented. Both architectures show good performance in terms of phase noise with -79 dBc/Hz at 100 kHz offset frequency. To achieve this, the integration of a delay-locked loop-based frequency multiplier for the reference signal in the PLL is proposed. It exhibits very low phase noise and proves to be an excellent alternative to other types of multipliers for lower frequencies.
Keywords :
CW radar; FM radar; delay lock loops; frequency multipliers; microwave devices; phase locked loops; DLL-based reference frequency multiplier; FMCW radars; delay-locked loop-based frequency multiplier; fractional-N PLL; frequency 100 kHz; frequency 77 GHz; phase-locked loops; Frequency conversion; Frequency synthesizers; Phase frequency detector; Phase locked loops; Phase noise; Voltage-controlled oscillators; 77-GHz frequency synthesizer; delay-locked loop; frequency multiplier; frequency-modulated continuous wave radar; phase noise; phase-locked loop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Integrated Circuits Conference (EuMIC), 2011 European
Conference_Location :
Manchester
Print_ISBN :
978-1-61284-236-3
Type :
conf
Filename :
6102852
Link To Document :
بازگشت