DocumentCode
55912
Title
Test Time Reduction in EDT Bandwidth Management for SoC Designs
Author
Janicki, Jakub ; Kassab, M. ; Mrugalski, Grzegorz ; Mukherjee, Nandini ; Rajski, J. ; Tyszer, J.
Author_Institution
Fac. of Electron. & Telecommun., Poznan Univ. of Technol., Poznan, Poland
Volume
32
Issue
11
fYear
2013
fDate
Nov. 2013
Firstpage
1776
Lastpage
1786
Abstract
This paper presents novel methods of reducing test time and enhancing test compression for system-on-chip (SoC) designs armed with embedded deterministic test (EDT)-based compression logic. The ability of the proposed scheme to improve the encoding efficiency and test compression, while reducing test application time, is accomplished by appropriate selecting and laying out automatic test equipment channel injectors of every single core EDT-based decompressor as well as appropriate bandwidth management of the entire test procedure combined with new control data optimization techniques. The efficacy of the proposed scheme is validated through experiments on several industrial SoC designs and is reported herein.
Keywords
automatic test equipment; integrated circuit testing; optimisation; system-on-chip; EDT bandwidth management; SoC; automatic test equipment channel injectors; compression logic; data optimization; embedded deterministic test; encoding efficiency; single core EDT-based decompressor; system-on-chip; test compression; test time reduction; Bandwidth; Clocks; Encoding; Multicore processing; Optimization; Ring generators; System-on-chip; Bandwidth management; embedded deterministic test; scan-based test; test access mechanism; test application time; test compression; test scheduling;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2013.2263038
Filename
6634561
Link To Document