Title :
Efficient FPGA and ASIC Realizations of a DA-Based Reconfigurable FIR Digital Filter
Author :
Sang Yoon Park ; Meher, Pramod Kumar
Author_Institution :
Inst. for Infocomm Res., Singapore, Singapore
Abstract :
This brief presents efficient distributed arithmetic (DA)-based approaches for high-throughput reconfigurable implementation of finite-impulse response (FIR) filters whose filter coefficients change during runtime. Conventionally, for reconfigurable DA-based implementation of FIR filter, the lookup tables (LUTs) are required to be implemented in RAM and the RAM-based LUT is found to be costly for ASIC implementation. Therefore, a shared-LUT design is proposed to realize the DA computation. Instead of using separate registers to store the possible results of partial inner products for DA processing of different bit positions, registers are shared by the DA units for bit slices of different weightage. The proposed design has nearly 68% and 58% less area-delay product and 78% and 59% less energy per sample than the DA-based systolic structure and the carry save adder (CSA)-based structure, respectively, for the ASIC implementation. A distributed-RAM-based design is also proposed for the field-programmable gate array (FPGA) implementation of the reconfigurable FIR filter, which supports up to 91 MHz input sampling frequency and offers 54% and 29% less the number of slices than the systolic structure and the CSA-based structure, respectively, when implemented in the Xilinx Virtex-5 FPGA device (XC5VSX95T-1FF1136).
Keywords :
FIR filters; adders; application specific integrated circuits; distributed arithmetic; field programmable gate arrays; integrated circuit design; random-access storage; table lookup; ASIC realizations; CSA-based structure; DA-based reconfigurable FIR digital filter; DA-based systolic structure; RAM-based LUT; Xilinx Virtex-5 FPGA device; bit positions; bit slices; carry save adder; distributed arithmetic based approach; distributed-RAM-based design; field-programmable gate array; filter coefficients; finite-impulse response filter; lookup tables; partial inner products; shared-LUT design; Adders; Application specific integrated circuits; Field programmable gate arrays; Finite impulse response filters; Random access memory; Registers; Table lookup; Circuit optimization; Finite impulse response filter; circuit optimization; distributed arithmetic; distributed arithmetic (DA); finite-impulse response (FIR) filter; reconfigurable implementation;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2014.2324418