• DocumentCode
    565108
  • Title

    Cost-effective power delivery to support per-core voltage domains for power-constrained processors

  • Author

    Ghasemi, Hamid Reza ; Sinkar, Abhishek A. ; Schulte, Michael J. ; Kim, Nam Sung

  • Author_Institution
    Univ. of Wisconsin-Madison, Madison, WI, USA
  • fYear
    2012
  • fDate
    3-7 June 2012
  • Firstpage
    56
  • Lastpage
    61
  • Abstract
    Per-core voltage domains can improve performance under a power constraint. Most commercial processors, however, only have one chip-wide voltage domain because splitting the voltage domain into per-core voltage domains and powering them with multiple off-chip voltage regulators (VRs) incurs a high cost for the platform and package designs. Although using on-chip switching VRs can be an alternative solution, integrating high-quality inductors and cores on the same chip has been a technical challenge. In this paper, we propose a cost-effective power delivery technique to support per-core voltage domains. Our technique is based on the observations that (i) core-to-core voltage variations are relatively small for most execution intervals when the voltages/frequencies are optimized to maximize performance under a power constraint and (ii) per-core power-gating devices augmented with small circuits can serve as low-cost VRs that can provide high efficiency in situations like (i). Our experimental results show that processors using our technique can achieve power efficiency as high as those using per-core on-chip switching VRs at much lower cost.
  • Keywords
    integrated circuit design; integrated circuit packaging; low-power electronics; microprocessor chips; performance evaluation; power aware computing; switching circuits; voltage regulators; chip-wide voltage domain; core-to-core voltage variations; cost-effective power delivery technique; high-quality inductors; low-cost VRs; off-chip voltage regulators; on-chip switching VRs; package designs; per-core power-gating devices; per-core voltage domains; power-constrained processors; Inductors; Multicore processing; Performance evaluation; Power demand; Program processors; Switches; System-on-a-chip; Power delivery; multi-core processors; voltage regulators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference (DAC), 2012 49th ACM/EDAC/IEEE
  • Conference_Location
    San Francisco, CA
  • ISSN
    0738-100X
  • Print_ISBN
    978-1-4503-1199-1
  • Type

    conf

  • Filename
    6241490