DocumentCode :
565121
Title :
Library-aware resonant clock synthesis (LARCS)
Author :
Hu, Xuchu ; Condley, Walter ; Guthaus, Matthew R.
Author_Institution :
Univ. of California Santa Cruz, Santa Cruz, CA, USA
fYear :
2012
fDate :
3-7 June 2012
Firstpage :
145
Lastpage :
150
Abstract :
Clock grids are often used in high-performance ASIC designs because of their low skew and robustness to variations. Resonant clock grids have the potential to reduce the power consumption of these high-performance clocks without sacrificing the skew and robustness of a clock grid. We present the first methodology to synthesize high-performance distributed resonant LC tank clock grids that utilize a pre-characterized inductor library. The use of a library reduces designer effort and total inductor area when compared with previous resonant clock grids while still attaining 59% power reduction and competitive skew when compared to traditional buffered clock grids.
Keywords :
LC circuits; application specific integrated circuits; clocks; integrated circuit design; power aware computing; competitive skew; high-performance ASIC design; high-performance distributed resonant LC tank clock grids; library aware resonant clock synthesis; power consumption; power reduction; precharacterized inductor library; total inductor area; Capacitance; Clocks; Inductors; Libraries; Resistance; Resonant frequency; Wires; Resonant; clock grid; low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2012 49th ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
978-1-4503-1199-1
Type :
conf
Filename :
6241503
Link To Document :
بازگشت