• DocumentCode
    566254
  • Title

    Plasma etch and dielectric deposition processes for TSV Reveal

  • Author

    Buchanan, Keith ; Thomas, Dave ; Griffiths, Hefin ; Crook, Kathrine ; Archard, Daniel ; Carruthers, Mark ; Tanaka, Masahiko

  • Author_Institution
    SPTS Technol., Newport, UK
  • fYear
    2012
  • fDate
    Jan. 31 2012-Feb. 2 2012
  • Firstpage
    1
  • Lastpage
    2
  • Abstract
    Through-Silicon Vias [TSV] offer improved system performance by reducing interconnect length to increase device speeds, and by using stacking to reduce package form-factors and enabling heterogeneous device integration. Via Reveal´ [VR] - a sequence of wafer back side process steps - is key to the successful implementation of TSV. After via formation, typically using a via-middle approach, finished CMOS wafers or interposers are temporarily bonded, face-down, to glass carriers. The TSV are then `revealed´ using a combination of Si back-grind and plasma etch steps, and then passivated with dielectric. VR processes must maintain acceptably low Total Thickness Variation [TTV] to allow subsequent bonding/stacking steps. Thermal budgets must also be compatible with carrier bonding adhesives - a particular challenge for dielectric deposition. This paper will focus on 300mm plasma etch and low temperature dielectric Plasma Enhanced Chemical Vapour Deposition [PECVD] processes for VR on 300mm substrates.
  • Keywords
    CMOS integrated circuits; electronics packaging; integrated circuit interconnections; plasma CVD; silicon; sputter etching; three-dimensional integrated circuits; CMOS wafers; PECVD processe; Si; Si back-grind; TSV reveal; bonding/stacking; carrier bonding adhesives; dielectric deposition; glass carriers; heterogeneous device integration; increase device speeds; low temperature dielectric plasma enhanced chemical vapour deposition; package form-factors; plasma etch; reducing interconnect length; size 300 mm; thermal budgets; through-silicon vias; total thickness variation; wafer back side;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    3D Systems Integration Conference (3DIC), 2011 IEEE International
  • Conference_Location
    Osaka
  • Print_ISBN
    978-1-4673-2189-1
  • Type

    conf

  • DOI
    10.1109/3DIC.2012.6262986
  • Filename
    6262986