DocumentCode :
566276
Title :
PDN impedance analysis of TSV-decoupling capacitor embedded Silicon interposer for 3D-integrated CMOS image sensor system
Author :
Kikuchi, Katsuya ; Ueda, Chihiro ; Fujii, Fumiaki ; Akiyama, Yutaka ; Watanabe, Naoya ; Kitamura, Yasuhiro ; Gomyo, Toshio ; Ookubo, Toshikazu ; Koyama, Tetsuya ; Kamada, Tadashi ; Aoyagi, Masahiro ; Otsuka, Kanji
Author_Institution :
Nat. Inst. of Adv. Ind. Sci. & Technol. (AIST), NeRI, Tsukuba, Japan
fYear :
2012
fDate :
Jan. 31 2012-Feb. 2 2012
Firstpage :
1
Lastpage :
4
Abstract :
We have proposed to use the electrostatic capacitance of through-silicon-vias (TSV) in the silicon interposer as the decoupling capacitor. Because the electrostatic capacity of the TSV acts as a decoupling capacitor, it is enabled to decrease the power distribution network (PDN) impedance. Therefore, the dependency to the PDN impedance in the effect of the layout and the shape of the TSV capacitor was analyzed. By introducing the 3-D electromagnetic field simulator, precise PDN impedance analysis was carried out. As a result, TSV functions enough as a decoupling capacitor. PDN impedance of the silicon inter-poser with TSV-decoupling capacitor decrease compared with that of the silicon interposer without TSV. Especially, PDN impedance of the silicon interposer with 200-micrometer pitch TSVs shows PDN impedance without the resonance peak from the low-frequency region to the high frequency area.
Keywords :
CMOS image sensors; distribution networks; electromagnetic fields; thin film capacitors; three-dimensional integrated circuits; 3D electromagnetic field simulator; 3D-integrated CMOS image sensor system; PDN impedance analysis; Si; TSV-decoupling capacitor; electrostatic capacitance; embedded silicon interposer; power distribution network; resonance peak; through-silicon-vias; Analytical models; Capacitors; Impedance; Integrated circuit modeling; Large scale integration; Silicon; Through-silicon vias; CMOS image sensor; Power distribution network; decoupling capacitor; silicon interposer; through silicon via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
3D Systems Integration Conference (3DIC), 2011 IEEE International
Conference_Location :
Osaka
Print_ISBN :
978-1-4673-2189-1
Type :
conf
DOI :
10.1109/3DIC.2012.6263017
Filename :
6263017
Link To Document :
بازگشت