DocumentCode :
566294
Title :
Design of capacitive-coupling-based simultaneously bi-directional transceivers for 3DIC
Author :
Aung, Myat Thu Linn ; Lim, Eric ; Yoshikawa, Takefumi ; Kim, Tony T.
Author_Institution :
VIRTUS, Nanyang Technol. Univ., Singapore, Singapore
fYear :
2012
fDate :
Jan. 31 2012-Feb. 2 2012
Firstpage :
1
Lastpage :
4
Abstract :
Capacitive-coupling-based simultaneously bidirectional chip-to-chip transceivers for 3DIC are presented. By employing a multi-level signaling strategy with a novel cascaded capacitor configuration, the proposed transceivers can transmit and receive data simultaneously through a single inter-chip coupling capacitor and double the throughput per interconnect without significant overheads in the circuit area and power. In this work, several design and implementation issues such as dead zones, parasitic capacitance, leakage, and coupling effects are addressed. The proposed transceivers are designed and simulated in a commercial 65nm CMOS technology.
Keywords :
CMOS integrated circuits; capacitors; integrated circuit interconnections; three-dimensional integrated circuits; transceivers; 3DIC; CMOS technology; capacitive-coupling-based simultaneously bidirectional chip-to-chip transceiver; cascaded capacitor configuration; coupling effects; dead zones; multilevel signaling strategy; parasitic capacitance; single interchip coupling capacitor; size 65 mum; Capacitors; Clamps; Clocks; Couplings; Integrated circuit interconnections; Receivers; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
3D Systems Integration Conference (3DIC), 2011 IEEE International
Conference_Location :
Osaka
Print_ISBN :
978-1-4673-2189-1
Type :
conf
DOI :
10.1109/3DIC.2012.6263046
Filename :
6263046
Link To Document :
بازگشت