Title :
System-Level Optimization of Switched-Capacitor VRM and Core for Sub/Near-
Computing
Author :
Sai Zhang ; Shanbhag, Naresh R. ; Krein, Philip T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
Abstract :
This brief proposes to jointly optimize a switched capacitor voltage regulator module (SC-VRM) combined with a compute core to minimize system energy per instruction. Past work seeking to optimize system energy efficiency has focused on separately maximizing SC-VRM efficiency or operating the compute core at its minimum energy operating point (MEOP). We first propose and verify a core-aware SC-VRM energy model, which explicitly accounts for throughput constraints. Second, we perform joint optimization considering throughput unconstrained applications (TUA) and throughput constrained applications (TCAs). We show that, for TUA, the system MEOP (S-MEOP) voltage is different from both the core MEOP (C-MEOP) and VRM maximum efficiency point (V-MEP) voltages, and operating at S-MEOP achieves 12.3% and 21.8% energy savings compared with C-MEOP and V-MEP, respectively. For TCA, S-MEOP is achieved at the same voltage as C-MEOP but different from the voltage for V-MEP, and 38.9% energy savings can be obtained by operating at S-MEOP.
Keywords :
circuit optimisation; cores; switched capacitor networks; voltage regulators; MEOP; SC-VRM efficiency; TCA; TUA; compute core; energy efficiency; energy savings; minimum energy operating point; sub-near-Vt computing; switched-capacitor VRM; system level optimization; throughput constrained applications; throughput unconstrained applications; voltage regulator module; Capacitance; Capacitors; Integrated circuit modeling; Joints; Load modeling; Optimization; Throughput; DC??DC power converters; design optimization; integrated circuit modeling; switched-mode power supply;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2014.2331096