DocumentCode :
571772
Title :
VLSI based edge detection hardware accelerator for real time video segmentation system
Author :
Yasri, I. ; Hamid, N.H. ; Ali, N. B Zain
Author_Institution :
Electr. Electron. Dept., Univ. Teknol. PETRONAS, Tronoh, Malaysia
Volume :
2
fYear :
2012
fDate :
12-14 June 2012
Firstpage :
719
Lastpage :
724
Abstract :
Video segmentation is one of video image processing application that deployed by video surveillance system. The high computation power must be provided to support real time performance. This paper presents the implementation of VLSI based hardware accelerator design for real time video segmentation system. The algorithm of Sobel edge detection operator is used to develop this hardware accelerator. The NTSC standard definition video is digitized at 720×480 with a video rate of 30 frames per second. To develop hardware accelerator datapath architecture the management of memory access is deployed and architecture based pipeline are made with the potential improvements in acceleration to the read data pixel from memory. In addition, a finite state machine is used to ensure the hardware accelerator controls the sequence of derivative computation, the write and read operations. The hardware accelerator design is implemented on Altera Stratix III DSP development board and enables application of co-processor without requiring new application specific digital signal processor. The implementation result shows a field programmable gate arrays (FPGAs) acting as coprocessor platforms for user defined co-processor, with real time performance at a frame rate of 30 fps with a resolution of 720 × 480. The parallel and pipeline technique are utilized in memory access, resulting more than 70% memory bandwidth reduction.
Keywords :
VLSI; coprocessors; digital signal processing chips; edge detection; field programmable gate arrays; finite state machines; image segmentation; video signal processing; video surveillance; Altera Stratix III DSP development board; FPGA; NTSC standard definition video; Sobel edge detection operator algorithm; VLSI-based edge detection hardware accelerator design; application specific digital signal processor; architecture-based pipeline; computation power; field programmable gate arrays; finite state machine; hardware accelerator datapath architecture; memory access management; memory bandwidth reduction; parallel technique; pipeline technique; read data pixel; real time performance; real-time video segmentation system; user-defined coprocessor; video image processing application; video surveillance system; write-read operations; Algorithm design and analysis; Computational efficiency; Digital signal processing; Hardware; Image edge detection; Registers; Very large scale integration; Edge Detection; FPGAs; Hardware Accelerator; Real Time; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent and Advanced Systems (ICIAS), 2012 4th International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4577-1968-4
Type :
conf
DOI :
10.1109/ICIAS.2012.6306107
Filename :
6306107
Link To Document :
بازگشت