DocumentCode :
571851
Title :
Noble Failure Analysis procedure for trench MOSFET technology devices through detail electrical parameter characterization and unique Fault Isolation technique
Author :
Yahya, Abul Khair ; Yusof, Nik Tajuddin ; Yusof, Yusnani Mohamad
Author_Institution :
Failure Anal. Lab., ON Semicond. Sdn Bhd., Seremban, Malaysia
fYear :
2012
fDate :
2-6 July 2012
Firstpage :
1
Lastpage :
6
Abstract :
The demand for exponential improvement in MOSFET performance versus cost has driven the Industry to miniaturize the die size thus maximizing the die density per square inch of wafer, and exploring breakthroughs in the device design and the wafer fabrication processes. The conventional planar Gate structure on top of the silicon surface is now being replaced by vertical gate micro structure inside hundreds of trenches in the silicon itself. The smaller pitch between the Gates, the deeper Polysilicon Gate and the thinner Gate Oxide in the trenches demand new and improved procedure for Failure Analysis technique of such devices. The paper describes the detail of the electrical parameter characterization to determine the location of the defect in the structure, the unique Fault Isolation technique to identify the exact defect location, and the noble failure analysis technique to uncover the defect and the failure mechanism causing the specific electrical failure mode of the device. Electrical parameter characterization of the Leakage and the VTH parameters, Fault isolation technique using Backside and Topside PEM/OBIRCH, FIB circuit stitching procedure, and the progressive FIB/TEM technique are discussed.
Keywords :
MOSFET; failure analysis; focusing; isolation technology; FIB circuit stitching procedure; MOSFET performance; OBIRCH; TEM technique; VTH parameters; conventional planar gate structure; device design; die density per square inch of wafer; electrical failure mode; electrical parameter characterization; exact defect location; exponential improvement; failure analysis procedure; failure mechanism; fault isolation technique; polysilicon gate; progressive FIB; silicon surface; thinner gate oxide; trench MOSFET technology devices; vertical gate micro structure; wafer fabrication processes; Circuit faults; Failure analysis; Logic gates; MOSFET circuits; Metals; Semiconductor diodes; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2012 19th IEEE International Symposium on the
Conference_Location :
Singapore
ISSN :
1946-1542
Print_ISBN :
978-1-4673-0980-6
Type :
conf
DOI :
10.1109/IPFA.2012.6306269
Filename :
6306269
Link To Document :
بازگشت