DocumentCode :
57445
Title :
A 249-Mpixel/s HEVC Video-Decoder Chip for 4K Ultra-HD Applications
Author :
Tikekar, Mehul ; Chao-Tsung Huang ; Juvekar, C. ; Sze, Vivienne ; Chandrakasan, Anantha P.
Author_Institution :
Massachusetts Inst. of Technol. (MIT), Cambridge, MA, USA
Volume :
49
Issue :
1
fYear :
2014
fDate :
Jan. 2014
Firstpage :
61
Lastpage :
72
Abstract :
High Efficiency Video Coding, the latest video standard, uses larger and variable-sized coding units and longer interpolation filters than H.264/AVC to better exploit redundancy in video signals. These algorithmic techniques enable a 50% decrease in bitrate at the cost of computational complexity, external memory bandwidth, and, for ASIC implementations, on-chip SRAM of the video codec. This paper describes architectural optimizations for an HEVC video decoder chip. The chip uses a two-stage subpipelining scheme to reduce on-chip SRAM by 56 kbytes-a 32% reduction. A high-throughput read-only cache combined with DRAM-latency-aware memory mapping reduces DRAM bandwidth by 67%. The chip is built for HEVC Working Draft 4 Low Complexity configuration and occupies 1.77 mm2 in 40-nm CMOS. It performs 4K Ultra HD 30-fps video decoding at 200 MHz while consuming 1.19 nJ/pixel of normalized system power.
Keywords :
CMOS memory circuits; DRAM chips; SRAM chips; application specific integrated circuits; computational complexity; decoding; filtering theory; interpolation; optimisation; read-only storage; video codecs; video coding; 4K ultra-HD application; ASIC; CMOS; DRAM-latency-aware memory mapping; H.264-AVC; HEVC video-decoder chip; HEVC working draft 4 low complexity configuration; computational complexity; external memory bandwidth; frequency 200 MHz; high efficiency video coding; high-throughput read-only cache; interpolation filter; memory size 56 KByte; on-chip SRAM; optimization; size 40 nm; two-stage subpipelining scheme; variable-sized coding unit; video codec; video signal redundancy; Decoding; Encoding; Entropy; Pipeline processing; Random access memory; Transforms; Video coding; DRAM bandwidth reduction; entropy decoder; high —efficiency video coding; inverse discrete cosine transform (IDCT); motion compensation cache; ultrahigh definition (ultra HD); video-decoder chip;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2284362
Filename :
6636099
Link To Document :
بازگشت