DocumentCode :
576309
Title :
Protection of a delay-locked loop from simultaneous switching noise coupling using an on-chip electromagnetic bandgap structure
Author :
Hwang, Chulsoon ; Kim, Kiyeong ; Pak, Jun So ; Kim, Joungho
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
fYear :
2012
fDate :
6-10 Aug. 2012
Firstpage :
544
Lastpage :
548
Abstract :
An on-chip electromagnetic bandgap (EBG) structure is applied to protect a delay-locked loop (DLL) from simultaneous switching noise (SSN) coupling. The fabricated on-chip EBG structure has a low cut-off frequency of approximately 1 GHz. An accumulation-mode MOS capacitor is used to achieve a high layout efficiency for the MOS capacitor and therefore a large value of capacitance for the same layout area. The on-chip EBG structure is embedded in the middle of an on-chip power distribution network in which the DLL and an inverter chain acting as a noise source are connected. The measured results showed that the jitter at the DLL clock output is severely increased by the coupled SSN from the inverter chain. However, the operation of the inverter chain did not affect the jitter when the DLL was protected by the on-chip EBG structure.
Keywords :
MOS capacitors; delay lock loops; electromagnetic coupling; invertors; jitter; photonic band gap; DLL clock output; SSN coupling; accumulation-mode MOS capacitor; delay-locked loop protection; inverter chain; jitter; noise source; on-chip EBG structure; on-chip electromagnetic bandgap structure; on-chip power distribution network; simultaneous switching noise coupling; Capacitors; Inverters; Jitter; MOS capacitors; Metamaterials; Periodic structures; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility (EMC), 2012 IEEE International Symposium on
Conference_Location :
Pittsburgh, PA
ISSN :
2158-110X
Print_ISBN :
978-1-4673-2061-0
Type :
conf
DOI :
10.1109/ISEMC.2012.6351673
Filename :
6351673
Link To Document :
بازگشت