DocumentCode :
580226
Title :
Dataflow-based reconfigurable architecture for streaming applications
Author :
Niedermeier, Anja ; Kuper, Jan ; Smit, Gerard
Author_Institution :
Dept. of Comput. Sci., Univ. of Twente, Enschede, Netherlands
fYear :
2012
fDate :
10-12 Oct. 2012
Firstpage :
1
Lastpage :
4
Abstract :
Coarse-grain reconfigurable arrays often rely on an imperative programming approach including a read/write mechanism for memory access. In this paper, we present an architecture composed of a configurable array of computing cores and memory blocks in which both the execution mechanism and configuration principle of the computing cores and the behaviour of the memory blocks are based on streaming and dataflow principles. We illustrate our ideas with the implementation of a long finite impulse response (FIR) filter where memory tiles are used to store intermediate results.
Keywords :
FIR filters; reconfigurable architectures; FIR filter; coarse grain reconfigurable arrays; computing cores; configuration principle; dataflow based reconfigurable architecture; dataflow principles; execution mechanism; finite impulse response filter; imperative programming; memory access; memory blocks; memory tiles; read/write mechanism; streaming application; Arrays; Finite impulse response filter; Programming; Registers; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2012 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4673-2895-1
Electronic_ISBN :
978-1-4673-2894-4
Type :
conf
DOI :
10.1109/ISSoC.2012.6376365
Filename :
6376365
Link To Document :
بازگشت