• DocumentCode
    580498
  • Title

    Programmable routers for efficient mapping of applications onto NoC-based MPSoCs

  • Author

    Djemal, M. ; Pecheux, F. ; Potop-Butucaru, D. ; de Simone, R. ; Wajsburt, F. ; Zhen Zhang

  • Author_Institution
    INRIA, Sophia-Antipolis, France
  • fYear
    2012
  • fDate
    23-25 Oct. 2012
  • Firstpage
    1
  • Lastpage
    8
  • Abstract
    We extend the state-of-the-art DSPIN network-on-chip architecture by defining programmable NoC routers that can establish effective static scheduling and routing of data packets as demanded by the application. Router programs are the result of a general compilation process which targets the NoC and the computing cores altogether. The objective is to reduce NoC contentions, improving speed and timing predictability. We consider the range of applications of such an approach and provide results on two of them (a simple embedded controller and an FFT).
  • Keywords
    fast Fourier transforms; microprocessor chips; network routing; network-on-chip; FFT; NoC-based MPSoC; computing cores; contentions reduction; data packets; embedded controller; general compilation process; multiprocessor systems-on-chip; network-on-chip architecture; programmable routers; speed predictability; static scheduling; timing predictability; Computer architecture; Programming; Random access memory; Routing; Tiles;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design and Architectures for Signal and Image Processing (DASIP), 2012 Conference on
  • Conference_Location
    Karlsruhe
  • Print_ISBN
    978-1-4673-2089-4
  • Electronic_ISBN
    978-2-9539987-4-0
  • Type

    conf

  • Filename
    6385370