DocumentCode :
580960
Title :
Impact of range and precision in technology on cell-based design
Author :
Lee, John ; Gupta, Puneet
Author_Institution :
Electr. Eng. Dept., Univ. of California at Los Angeles, Los Angeles, CA, USA
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
218
Lastpage :
225
Abstract :
With the introduction of non-planar CMOS technologies in commercial designs, the effects of the range and precision allowed in a technology is an important. The limited range and precision (i.e. granularity) in a technology, and consequently, in a standard cell design, may result in significant penalties in the power and delay performance in a design. In this work, the impact of the range and precision is examined by providing a new framework for estimating the power sub-optimality incurred by a design relative to a given library. Methods that predict the suboptimality well, both qualitatively and quantitatively, and the implications on standard cell library design are explored. While no other methods for estimating suboptimality are known, compared to a method derived from literature, our method provides a nearly 2× better estimate for vth assignment and 10× improvement for gate sizing.
Keywords :
CMOS integrated circuits; delays; integrated circuit design; cell-based design; delay performance; gate sizing; nonplanar CMOS technology; power suboptimality estimation; standard cell library design; Benchmark testing; Delay; Libraries; Logic gates; Standards; System-on-a-chip; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
Filename :
6386612
Link To Document :
بازگشت