DocumentCode :
581025
Title :
Lazy man´s logic synthesis
Author :
Yang, Wenlong ; Wang, Lingli ; Mishchenko, Alan
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2012
fDate :
5-8 Nov. 2012
Firstpage :
597
Lastpage :
604
Abstract :
Deriving a circuit for a Boolean function or improving an available circuit are typical tasks solved by logic synthesis. Numerous algorithms in this area have been proposed and implemented over the last 50 years. This paper presents a "lazy” approach to logic synthesis based on the following observations: (a) optimal or near-optimal circuits for many practical functions are already derived by the tools, making it unnecessary to implement new algorithms or even run the old ones repeatedly; (b) larger circuits are composed of smaller ones, which are often isomorphic up to a permutation/negation of inputs/outputs. Experiments confirm these observations. Moreover, a case-study shows that logic level minimization using lazy man\´s synthesis improves delay after LUT mapping into 4- and 6-input LUTs, compared to earlier work on high-effort delay optimization.
Keywords :
Boolean functions; minimisation; multivalued logic circuits; Boolean function; LUT mapping; high-effort delay optimization; input negation; input permutation; lazy man logic synthesis; logic level minimization; multilevel logic circuit; multilevel logic synthesis; near-optimal circuits; optimal circuits; output negation; output permutation; Benchmark testing; Boolean functions; Delay; Least squares approximation; Libraries; Optimization; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
Filename :
6386733
Link To Document :
بازگشت