Title :
Modeling and Performance Analysis of Network on Chip Based on Improved Asymmetric Multi-channel Router
Author :
Xianglong Ren ; Deyuan Gao ; Xiaoya Fan ; Jianfeng An ; Tao Yao
Author_Institution :
Sch. of Comput. Sci. & Eng., Northwestern Polytech. Univ., Xi´an, China
Abstract :
Structure of the router has an enormous impact on performance of Network on Chip (NoC). Meanwhile, a fast and accurate performance analysis approach is extremely important for NoC early stage designs. In this paper, we propose an Improved Asymmetric Multi-Channel Structure (IAMCS) to promote the router performance. Then, we present its M/G/1/N queuing model for NoC performance analysis. With the proper value of m, it can efficiently reduce the average packet latency and increase the saturation throughput, and the mean relative error between the present model and simulation results is within 6.4%. For the NoC adopting IAMCS router, the proposed model can not only make accurate and efficient performance estimates, but also guide the design through optimization.
Keywords :
integrated circuit design; network routing; network-on-chip; optimisation; performance evaluation; queueing theory; IAMCS router; M/G/1/N queuing model; NoC early stage design; NoC performance analysis approach; average packet latency reduction; improved asymmetric multichannel structure; mean relative error; network on chip performance; optimization; router performance; saturation throughput; Analytical models; Optimization; Performance analysis; Queueing analysis; Space exploration; Throughput; asymmetric multi-channel; network on chip; performance analysis; queuing system; router model;
Conference_Titel :
Computer and Information Technology (CIT), 2012 IEEE 12th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4673-4873-7
DOI :
10.1109/CIT.2012.146