DocumentCode :
583110
Title :
Research of Free Resource Rectangles Management on FPGA Area Based on CPTR
Author :
Yahui, Chai ; Wenfeng, Shen ; Shenghui, Zhang ; Weimin, Xu
Author_Institution :
Sch. of Comput. Eng. & Sci., Shanghai Univ., Shanghai, China
fYear :
2012
fDate :
27-29 Oct. 2012
Firstpage :
751
Lastpage :
757
Abstract :
To efficiently manage the hardware free resources for the placing of tasks on FPGA and taking full advantage of the partially reconfigurable units, good utilization of chip resources is an important and necessary work. In this paper a new method is proposed to manage maximal free resource rectangles based on the cross point of edge lines of running tasks on FPGA area. The research contains the search of complete set of free rectangle resource and the dynamic management of free resource on the placement and leaving of hardware task in runtime task scheduling. Simulation results show that our algorithm has a shorter time execution compared to state of the art algorithms aiming at maximum free rectangles.
Keywords :
field programmable gate arrays; microprocessor chips; parallel architectures; processor scheduling; reconfigurable architectures; resource allocation; CPTR; FPGA area; chip resources; cross point of TELOR and RELOR; field programmable gate arrays; hardware free resource management; maximal free resource rectangle management; reconfigurable units; right edge line of occupied rectangle; runtime task scheduling; top edge line of occupied rectangle; Computers; Dynamic scheduling; Educational institutions; Field programmable gate arrays; Hardware; Heuristic algorithms; Microprocessors; CPTR; maximal free rectangle; occupied rectangle; partially dynamic reconfigure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (CIT), 2012 IEEE 12th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4673-4873-7
Type :
conf
DOI :
10.1109/CIT.2012.154
Filename :
6391992
Link To Document :
بازگشت