DocumentCode :
584246
Title :
An Effective At-Speed Scan Testing Approach Using Multiple-Timing Clock Waveforms
Author :
Iwata, Hiroyuki ; Maeda, Yoichi ; Matsushima, Jun ; Takakura, Masahiro
Author_Institution :
Design-for-Test Technol. Dev. Dept., Renesas Electron. Corp., Kodaira, Japan
fYear :
2012
fDate :
19-22 Nov. 2012
Firstpage :
1
Lastpage :
1
Abstract :
Today, at-speed test cost comprises a majority of the total test cost of a design. This derives from the fact that if the design has numerous data transfers between clock domains, we must generate test patterns for all of the synchronous data transfers to guarantee high reliability. Conventionally, at-speed test patterns are generated for each of the transfers separately. In order to reduce at-speed test application time, we take an approach to increase the number of the transfers tested concurrently. Evaluation results show that our approach is effective for that purpose.
Keywords :
automatic test pattern generation; clocks; integrated circuit reliability; integrated circuit testing; at-speed scan testing approach; at-speed test application time; at-speed test cost; at-speed test pattern; clock domain; multiple-timing clock waveform; reliability; synchronous data transfer; test pattern generation; total test cost; Abstracts; Clocks; Design for testability; Synchronization; System-on-a-chip; Testing; at-speed testing; cost-effective testing; scan testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location :
Niigata
ISSN :
1081-7735
Print_ISBN :
978-1-4673-4555-2
Electronic_ISBN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2012.39
Filename :
6394157
Link To Document :
بازگشت