Title :
Power Supply Droop and Its Impacts on Structural At-Speed Testing
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Abstract :
Scan based at-speed testing has become mandatory in industry to detect delay defects today in order to maintain test quality and reduce test cost. However, the effects of power supply droop during test application often introduce timing uncertainty, such as clock stretch and additional gate delay. It leads to false failure and test escape during test and makes the application of the at-speed scan testing become a challenge task to screen out delay defects successfully. In this paper, we review existing studies about the power supply droop and the methods to reduce its impact on at-speed scan testing.
Keywords :
clocks; fault diagnosis; integrated circuit testing; at-speed scan testing; clock stretch; delay defect detection; false failure; gate delay; power supply droop; structural at-speed testing; test cost reduction; test escape; test quality; timing uncertainty; Clocks; Delay; Logic gates; Power supplies; RLC circuits; Switches; Testing; Power supply droop; at-speed scan test; structural test; test power reduction;
Conference_Titel :
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location :
Niigata
Print_ISBN :
978-1-4673-4555-2
Electronic_ISBN :
1081-7735
DOI :
10.1109/ATS.2012.63