DocumentCode :
585779
Title :
A sensor-less NBTI mitigation methodology for NoC architectures
Author :
Zoni, Davide ; Fornaciari, William
Author_Institution :
Dipt. di Elettron. e Inf., Politec. di Milano, Milan, Italy
fYear :
2012
fDate :
12-14 Sept. 2012
Firstpage :
340
Lastpage :
345
Abstract :
CMOS technology improvement allows to increase the number of cores integrated on a single chip and makes Network-on-Chips (NoCs) a key component from the performance and reliability standpoints. Unfortunately, continuous scaling of CMOS technology poses severe concerns regarding failure mechanisms such as NBTI and stress migration, that are crucial in achieving acceptable component lifetime. Process variation complicates the scenario, decreasing device lifetime and performance predictability during chip fabrication. This paper presents a novel sensor-less methodology to reduce the NBTI degradation in the on-chip network virtual channel buffers, considering process variation effects as well. Experimental validation is obtained using a cycle accurate simulator considering both real and synthetic traffic patterns. We compare our methodology to the best sensor-wise approach used as reference golden model. The proposed sensor-less strategy achieves results within 25% to the optimal sensor-wise methodology while this gap is reduced around 10% decreasing the number of virtual channels per input port. Moreover, our proposal can mitigate NBTI impact both in short and long run, since we recover both the most degraded VC (short run) as well as all the other VCs (long term).
Keywords :
CMOS integrated circuits; failure analysis; integrated circuit reliability; network-on-chip; CMOS technology; NBTI degradation; NoC architectures; chip fabrication; cycle accurate simulator; failure mechanisms; network-on-chips; on-chip network virtual channel buffers; process variation effects; reference golden model; reliability standpoints; sensor-less NBTI mitigation methodology; stress migration; synthetic traffic patterns; Buffer storage; Computer architecture; Degradation; Reliability; Stress; System-on-a-chip; Multi-core; Network-on-Chip; Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
ISSN :
2164-1676
Print_ISBN :
978-1-4673-1294-3
Type :
conf
DOI :
10.1109/SOCC.2012.6398329
Filename :
6398329
Link To Document :
بازگشت