Title :
Implementation of a network flow lookup circuit for next-generation packet classifiers
Author :
Yang, Xin ; Seker, Sakir
Author_Institution :
ECIT Inst., Queen´´s Univ. Belfast, Belfast, UK
Abstract :
This paper presents a lookup circuit with advanced memory techniques and algorithms that examines network packet headers at high throughput rates. Hardware solutions and test scenarios are introduced to evaluate the proposed approach. The experimental results show that the proposed lookup circuit is able to achieve at least 39 million packet header lookups per second, which facilitates the application of next-generation stateful packet classifications at beyond 20Gbps internet traffic throughput rates.
Keywords :
Internet; SRAM chips; table lookup; Internet traffic throughput rates; advanced memory techniques; hardware solutions; high-density DDR SDRAM; network flow lookup circuit; network packet headers; next-generation packet classifiers; next-generation stateful packet classifications; packet header lookups; Clocks; Computer aided manufacturing; Field programmable gate arrays; Hardware; Memory management; Random access memory; Resource management;
Conference_Titel :
SOC Conference (SOCC), 2012 IEEE International
Conference_Location :
Niagara Falls, NY
Print_ISBN :
978-1-4673-1294-3
DOI :
10.1109/SOCC.2012.6398349