DocumentCode :
585930
Title :
Dual boost high performances Power Factor Correction (PFC) control strategy implemented on a low cost FPGA device, using a custom sfloat24 developed math library
Author :
Parillo, F.
Author_Institution :
Dept. of Electr. Eng. & Inf., Univ. of Cassino, Cassino, Italy
fYear :
2012
fDate :
4-7 Sept. 2012
Firstpage :
1
Lastpage :
6
Abstract :
In this paper are described a PI controller and an Active Filtering control strategy, applied to a Dual Boost Power Factor Correction (PFC) implementation, on a low cost FPGA device, using a custom developed sfloat24 math library. The implemented control strategy consists in an optimized power sharing where the active filtering approach is used to increase the current quality and at the same time to reduce the switching losses. The simulation results show that the sfloat24 floating point, IEEE 754 compliant, digital PI controller and the active filtering approach outperform by high-speed response, better precision, minor error and high dynamic range. Both the simulation and experimental results show that the adopted control strategy for PFC achieves near unity power factor and a not negligible switching losses reduction.
Keywords :
IEEE standards; PI control; active filters; power factor correction; power system control; FPGA device; IEEE 754 compliant; active filtering control; digital PI controller; dual boost power factor correction control; power sharing; sfloat24 floating point; sfloat24 math library; Field programmable gate arrays; Filtering; Libraries; Power factor correction; Switches; Switching frequency; FPGA; Power Factor Correction (PFC); sfloat24 math library;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Universities Power Engineering Conference (UPEC), 2012 47th International
Conference_Location :
London
Print_ISBN :
978-1-4673-2854-8
Electronic_ISBN :
978-1-4673-2855-5
Type :
conf
DOI :
10.1109/UPEC.2012.6398654
Filename :
6398654
Link To Document :
بازگشت