Title :
Testing strategies for a 9T sub-threshold SRAM
Author :
Hao-Yu Yang ; Chen-Wei Lin ; Hung-Hsin Chen ; Chao, Mango C.-T ; Ming-Hsien Tu ; Shyh-Jye Jou ; Ching-Te Chuang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Due to the increasing demands of lower-power devices, a lot of research effort has been devoted to develop new SRAM cell designs that can be effectively and economically operated at the subthreshold region. However, each new SRAM cell design has its own cell structure and design techniques, which may result in different faulty behaviors than the conventional 6T SRAMs and require specialized test methods to detect those uncovered fault models. In this paper, we focus on developing the test methods for testing a new 9T subthreshold SRAM design, which utilizes single bit-line read/write, two write word-lines for writing different values, and a separate read path. A mixed march algorithm with different background and address-traverse directions is proposed to detect various uncovered fault models and validated through real test chips. A new specialized technique of floating bit-line attacking is also presented to detect the stability faults, which cannot be effectively detected by applying the conventional test methods, for the new 9T SRAM design.
Keywords :
SRAM chips; circuit stability; fault diagnosis; integrated circuit design; integrated circuit testing; low-power electronics; 6T SRAM; 9T subthreshold SRAM design; SRAM cell design; address-traverse direction; bit-line read/write; cell structure; fault detection model; faulty behavior; floating bit-line attacking; lower-power device; mixed march algorithm; read path; stability fault detection; subthreshold region; testing strategies; write word-line; Couplings; Noise; Solids; Stability analysis; Transistors;
Conference_Titel :
Test Conference (ITC), 2012 IEEE International
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4673-1594-4
DOI :
10.1109/TEST.2012.6401577