DocumentCode
587708
Title
Power efficient arrangement of oversampling sigma-delta DAC
Author
Afzal, Nadeem ; Wikner, J. Jacob
Author_Institution
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
fYear
2012
fDate
12-13 Nov. 2012
Firstpage
1
Lastpage
4
Abstract
A hardware efficient arrangement of digital-to-analog conversion blocks is presented by segmenting digital-to-analog converter (DAC). This segmenting of DAC is done by using buss-split design of digital sigma-delta modulator (DSDM). The reduction in the word length of input to both DSDM and DAC is analyzed with respect to performance because the input word length decides the complexity of these components. We show that effective performance can be achieved from the presented hardware efficient arrangement. All conclusions are drawn based on theory and simulations.
Keywords
digital-analogue conversion; sigma-delta modulation; DSDM; buss-split design; digital sigma-delta modulator; digital-to-analog conversion blocks; hardware efficient arrangement; oversampling sigma-delta DAC; power efficient arrangement; Complexity theory; Hardware; Modulation; Quantization; Sigma delta modulation; Signal to noise ratio; DAC complexity; Digital sigma-delta modulator; bit-split; composite architecture; modulator´s complexity; noise shaping;
fLanguage
English
Publisher
ieee
Conference_Titel
NORCHIP, 2012
Conference_Location
Cpenhagen
Print_ISBN
978-1-4673-2221-8
Electronic_ISBN
978-1-4673-2222-5
Type
conf
DOI
10.1109/NORCHP.2012.6403119
Filename
6403119
Link To Document