DocumentCode :
588125
Title :
Sub-VT design of a wake-up receiver back-end in 65 nm CMOS
Author :
Mazloum, Nafiseh Seyed ; Rodrigues, Joachim Neves ; Edfors, Ove
Author_Institution :
Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2012
fDate :
9-10 Oct. 2012
Firstpage :
1
Lastpage :
3
Abstract :
In sensor network applications, the use of duty-cycled ultra-low power wake-up receivers can significantly reduce overall power consumption. An important complement to previous investigations is to show that low-power wake-up receivers with good enough detection performance can be realized in hardware. In this paper we address this very issue by presenting the design, implementation, and sub-VT characterization of a digital back-end for such an ultra-low power WRx.
Keywords :
CMOS integrated circuits; power consumption; radio receivers; wireless sensor networks; CMOS; duty-cycled ultra-low power wake-up receivers; power consumption; sensor network applications; size 65 nm; Lead;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Subthreshold Microelectronics Conference (SubVT), 2012 IEEE
Conference_Location :
Waltham, MA
Print_ISBN :
978-1-4673-1586-9
Type :
conf
DOI :
10.1109/SubVT.2012.6404304
Filename :
6404304
Link To Document :
بازگشت