DocumentCode :
58912
Title :
Demonstration of Low Power 3-bit Multilevel Cell Characteristics in a TaOx-Based RRAM by Stack Engineering
Author :
Prakash, Aravind ; Jaesung Park ; Jeonghwan Song ; Jiyong Woo ; Eui-Jun Cha ; Hyunsang Hwang
Author_Institution :
Dept. of Mater. Sci. & Eng., Pohang Univ. of Sci. & Technol., Pohang, South Korea
Volume :
36
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
32
Lastpage :
34
Abstract :
Multilevel cell (MLC) storage technology is attractive in achieving ultrahigh density memory with low cost. In this letter, we have demonstrated 3-bit per cell storage characteristics in a TaOx-based RRAM. By analyzing the key requirements for MLC operation mainly the switching uniformity and stability of resistance levels, an engineered stack based on thermodynamics in top electrode/(vacancy reservoir/defect control layer)/switching layer/bottom electrode structure was designed. In the optimized stack with ~10-nm Ta layer incorporated at W/TaOx interface, seven low resistance state levels with same high resistance state were obtained by controlling the switching current down from 30 μA enabling low power 3-bit storage in contrast to the control device which shows 2-bit MLC with resistance saturation. The improved switching and MLC behavior is attributed to the minimized stochastic nature of set/reset operations due to filament confinement by favorable electric field generation and formation of thin but highly conductive filament which is confirmed electrically.
Keywords :
electric fields; low-power electronics; resistive RAM; tantalum compounds; thermodynamics; tungsten; MLC storage technology; RRAM; W-TaOx; bottom electrode structure; conductive filament; defect control layer; electric field generation; low power multilevel cell characteristics; low power storage; reset operations; resistance saturation; resistance state; resistive random access memory; set operations; stack engineering; switching behavior; switching current; switching layer; thermodynamics; top electrode; ultrahigh density memory; vacancy reservoir; word length 2 bit; word length 3 bit; Electrodes; Integrated circuits; Materials; Metals; Resistance; Switches; Multi-level cell; RRAM; TaOx; defect engineering; dense filament; vacancy reservoir;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2014.2375200
Filename :
6967704
Link To Document :
بازگشت