DocumentCode :
589388
Title :
Automatic Register Transfer level CAD tool design for advanced clock gating and low power schemes
Author :
Yunlong Zhang ; Qiang Tong ; Li Li ; Wei Wang ; Ken Choi ; JongEun Jang ; Hyobin Jung ; Si-Young Ahn
Author_Institution :
Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
fYear :
2012
fDate :
4-7 Nov. 2012
Firstpage :
21
Lastpage :
24
Abstract :
Power reduction is nowadays becoming the first consideration in VLSI design. Low power is one of major concerns in deeply scaled CMOS technologies. There have been many methods in very wide rang to achieve this objective. And the Register-Transfer level (RTL) has become the most effective stage in low power VLSI design, according to the significant power optimization impact and accurate power estimation. In this paper, some respective low power design techniques at RTL are re-investigated at tsmc 45 nanometer CMOS technology. Clock gating (CG) is one of the most widely used and effective technique in RTL low power design. Without the enable signal, bus-specific clock gating (BSC) and threshold-based clock gating (TCG) are considered. Also an improved active-driven optimized bus-specific clock gating (OBSC) is proposed in our laboratory. When the enable signal is taken into account, this paper explains local-explicit clock gating (LECG), enhanced clock gating (ECG), waste-toggle-rate-based (WTR) clock gating and the single comparator-based clock gating (SCCG) techniques. Operand isolation is another useful design technique for reducing the power consumption by blocking some redundant operations. Memory splitting is an effective design solution for low power design as well. These techniques have been experimented by using tsmc 45nm technology library and the proposed low-power RTL techniques are evaluated at gate level with logic synthesis results.
Keywords :
CMOS logic circuits; VLSI; clocks; comparators (circuits); integrated circuit design; logic CAD; low-power electronics; optimisation; ECG; LECG; OBSC; RTL; SCCG; TCG; TSMC CMOS technology; VLSI design; WTR clock gating; automatic register transfer level CAD tool design; deeply scaled CMOS technology; enhanced clock gating; improved active-driven optimized bus-specific clock gating; local-explicit clock gating; logic synthesis; low power design technique; memory splitting; power consumption; power estimation; power optimization impact; power reduction; single comparator-based clock gating; size 45 nm; threshold-based clock gating; waste-toggle-rate-based clock gating; Clocks; Delay; Electrocardiography; Logic gates; Optimization; Power demand; Very large scale integration; Clock gating; Low power design; Memory splitting; Operand isolation; RTL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2012 International
Conference_Location :
Jeju Island
Print_ISBN :
978-1-4673-2989-7
Electronic_ISBN :
978-1-4673-2988-0
Type :
conf
DOI :
10.1109/ISOCC.2012.6406915
Filename :
6406915
Link To Document :
بازگشت