DocumentCode :
589401
Title :
A Fast Configuration Technology of PCI Express Based on Partial Reconfiguration
Author :
Wang Wei ; Li Ying
Author_Institution :
Sch. of Electron. Eng. & Autom., Tianjin Polytech. Univ., Tianjin, China
Volume :
1
fYear :
2012
fDate :
28-29 Oct. 2012
Firstpage :
152
Lastpage :
155
Abstract :
PCI Express is a high-speed point-to-point transmission bus interface that widely used. but a standard PCI Express system starts to traversal the bus topology after 100ms from the power on and to make sure the equipment that ready to response the configuration request. This becomes a difficult task due to the ever-increasing configuration memory size of each new generation of FPGA, such as the Xilinx Virtex-6 family. in this paper, a two-step configuration method is proposed in order to solve the problem. a simulation result is also given in this paper.
Keywords :
field programmable gate arrays; peripheral interfaces; FPGA; PCI express; Xilinx Virtex-6; bus topology; configuration memory; fast configuration technology; high-speed point-to-point transmission bus interface; partial reconfiguration; Educational institutions; Field programmable gate arrays; Hardware; Software; Switches; System-on-a-chip; Timing; PCI Express; Partial reconfiguration; two-step configuration method;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Design (ISCID), 2012 Fifth International Symposium on
Conference_Location :
Hangzhou
Print_ISBN :
978-1-4673-2646-9
Type :
conf
DOI :
10.1109/ISCID.2012.46
Filename :
6406941
Link To Document :
بازگشت