Title :
Density aware interconnect parasitic estimation for mixed signal design
Author :
Hui Ying Foo ; Leong, Kevin Wei Chung ; Mohd-Mokhtar, Rosmiwati
Author_Institution :
Sch. of Electr. & Electron. Eng., Univ. Sains Malaysia, Nibong Tebal, Malaysia
Abstract :
With the current advancement of the design technology process, the contribution of interconnects parasitic to critical path delays has become crucial in determining the overall chip performance. A reliable parasitic estimation tool can help in assisting the design decisions as well as enabling a more precise synthesis; minimizing the tedious repetitive design cycles of placement and routing process. Experiments show that different interconnects estimation algorithms produce different parasitic RC values. To achieve an accurate parasitic capacitance prediction, several approaches were investigated and a new methodology of estimation is proposed. The new algorithm performs estimation prior to layout. It modifies the conventional estimation methodology by taking into account the layout density specification for a more precise interconnects parasitic capacitance estimation. The algorithm is divided into two stages; the pre-layout routing estimation and the generation of interconnect parasitic values. The layout density specification is brought into consideration on the second phase of the estimation process. The accuracy of the approximation is determined by comparing the estimated results with the actual post-layout data. The final outcome is positive, showing a good correlation between the pre-layout and post-layout measures; varying within 10 percent of the final extracted values.
Keywords :
capacitance; circuit layout; mixed analogue-digital integrated circuits; network routing; density aware interconnect parasitic estimation; layout density specification; mixed signal design; parasitic capacitance prediction; prelayout routing estimation; Estimation; Integrated circuit interconnections; Layout; Parasitic capacitance; Routing; Wires; density aware; interconnect parasitic estimation; mixed signal design;
Conference_Titel :
Circuits and Systems (ICCAS), 2012 IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-3117-3
Electronic_ISBN :
978-1-4673-3118-0
DOI :
10.1109/ICCircuitsAndSystems.2012.6408311