DocumentCode :
590159
Title :
Modelling of high speed low power decoder in nanometer era
Author :
Akashe, Shyam ; Sharma, Ritu ; Tiwari, Niyati ; Pandey, Rashmi
Author_Institution :
ITM Univ., Gwalior, India
fYear :
2012
fDate :
Oct. 30 2012-Nov. 2 2012
Firstpage :
13
Lastpage :
17
Abstract :
The advanced high performance and low leakage two in to four decoder are proposed in this paper. In order to reduce the power dissipation of CMOS products, at the time of digital circuits manufacturers required lower supply voltages and low power consumption. Leakage current in digital circuit is dominating factor, which is mainly affects the power consumption. We are compare the self controllable switch (SVL) with traditional CMOS technique in advance technology. After simulation we can see the result with the SVL technique is better than the traditional CMOS technique we can also reduced the leakage current and leakage power by self controllable switch(SVL) technique in two in to four decoder effectively. In this approach the effective voltage across digital circuits are reduced in inactive mode using a dynamic self controllable switch. Simulation result based on cadence tool.
Keywords :
CMOS logic circuits; decoding; leakage currents; low-power electronics; CMOS product; decoder; digital circuits manufacturer; leakage current reduction; leakage power reduction; logic circuit; nanometer era; power consumption; power dissipation reduction; selfcontrollable switch; Communications technology; Decision support systems; CMOS; High Speed; Low Power; SVL; two input four output decoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technologies (WICT), 2012 World Congress on
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4673-4806-5
Type :
conf
DOI :
10.1109/WICT.2012.6409042
Filename :
6409042
Link To Document :
بازگشت