DocumentCode :
590523
Title :
40 Volt NMOS in a 0.5 μm standard CMOS process
Author :
Tsung-Hsueh Lee ; Abshire, Pamela A.
Author_Institution :
Dept. of Electr. & Comp. Eng., Univ. of Maryland, College Park, MD, USA
fYear :
2012
fDate :
28-31 Oct. 2012
Firstpage :
1
Lastpage :
4
Abstract :
High-voltage NMOS structures were implemented by introducing a lightly doped drain area to separate the channel and the drain diffusion area for NMOS transistors, and by extending the poly layer over the intervening field oxide. Majority and minority carrier guard rings were used to minimize parasitic effects and isolate the devices. A family of high-voltage devices was implemented with various geometries in order to determine the optimal dimensions. A total of 16 square and 16 circular devices were fabricated in a 0.5 μm standard 5V CMOS technology. Measurement results demonstrate breakdown voltages as high as 40 V in comparison with 10.9 V for a standard transistor in the same run. Breakdown voltages were found to be highest for circular structures in most cases. Circular structures also showed comparable transconductance to standard transistors. Detailed characterization such as Early voltage and threshold voltage are discussed.
Keywords :
CMOS integrated circuits; MOSFET; electric breakdown; NMOS transistors; breakdown voltages; circular structures; drain diffusion area; high-voltage NMOS structures; intervening field oxide; poly layer; standard CMOS process; threshold voltage; transconductance; CMOS integrated circuits; CMOS technology; Logic gates; MOS devices; Standards; Transconductance; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Sensors, 2012 IEEE
Conference_Location :
Taipei
ISSN :
1930-0395
Print_ISBN :
978-1-4577-1766-6
Electronic_ISBN :
1930-0395
Type :
conf
DOI :
10.1109/ICSENS.2012.6411400
Filename :
6411400
Link To Document :
بازگشت