Title :
Super Digit-Serial Systolic Multiplier over GF(2^m)
Author_Institution :
Lunghwa Univ. of Sci. & Technol., Taoyuan, Taiwan
Abstract :
This paper presents a new super digit-serial systolic multiplier architecture for computing multiplication over GF(2m). The proposed architecture has low latency and total computation time and is thus suitable for high-performance implementations of the cryptographic schemes such as the elliptic curve cryptography (ECC). Through comparisons, we show the efficiency improvements of the proposed architectures compared to the previously-presented ones. The presented architectures for multiplication and exponentiation based on systolic structures make hardware implementations of the cryptographic systems more efficient and high-performance.
Keywords :
multiplying circuits; public key cryptography; elliptic curve cryptography; hardware implementation; super digit-serial systolic multiplier architecture; systolic structure; Arrays; Clocks; Complexity theory; Logic gates; Polynomials; Registers; digit-serial multiplication; elliptic curve digital signature algorithm; least-significant bit first (LSB-first) multiplication;
Conference_Titel :
Genetic and Evolutionary Computing (ICGEC), 2012 Sixth International Conference on
Conference_Location :
Kitakushu
Print_ISBN :
978-1-4673-2138-9
DOI :
10.1109/ICGEC.2012.136