DocumentCode :
594039
Title :
Ultra-low power on-chip differential interconnects using high-resolution comparator
Author :
Hao Liu ; Chung-kuan Cheng
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of California, San Diego, La Jolla, CA, USA
fYear :
2012
fDate :
21-24 Oct. 2012
Firstpage :
15
Lastpage :
18
Abstract :
A global link architecture is proposed for high-speed, ultra-low-energy communication. A high-resolution comparator at receiver is used to reduce the voltage requirement. At the driver, we adopt a continuous-time linear equalizer (CTLE) with low-voltage differential signaling (LVDS) to save power. Compared with the state-of-art on-chip interconnect driver-receiver co-design, over 75% reduction is observed in energy-per-bit. With dual driver supply of 1.1V and 0.8V, the interconnect runs at 10.0 Gpbs signaling. For top layer wires at 10mm distance using 2.2 μm pitch, we use ground shield on three sides. The communication achieves 21.5ps/mm latency and consumes 0.053pJ/b. For intermediate layer wires at 2.5 mm distance using 0.6 μm pitch, we use ground shield on 4 sides. The communication achieves 55.2 ps/mm latency and 0.048pJ/b energy using the predictive 45nm CMOS model.
Keywords :
CMOS integrated circuits; comparators (circuits); continuous time systems; driver circuits; equalisers; integrated circuit design; integrated circuit interconnections; low-power electronics; shielding; wires (electric); CMOS model; CTLE; LVDS; bit rate 10 Gbit/s; continuous-time linear equalizer; distance 10 mm; distance 2.5 mm; dual driver supply; global link architecture; high-resolution comparator; high-speed ultralow-energy communication; low-voltage differential signaling; on-chip interconnect driver-receiver codesign; power saving; size 0.6 mum; size 2.2 mum; size 45 nm; top layer wire; ultralow power on-chip differential interconnection; voltage 0.8 V; voltage 1.1 V; voltage requirement reduction; Delay; Integrated circuit modeling; Latches; Metals; Receivers; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2012 IEEE 21st Conference on
Conference_Location :
Tempe, AZ
Print_ISBN :
978-1-4673-2539-4
Electronic_ISBN :
978-1-4673-2537-0
Type :
conf
DOI :
10.1109/EPEPS.2012.6457833
Filename :
6457833
Link To Document :
بازگشت