DocumentCode :
594203
Title :
Performance optimization of high-speed Interconnect Serial RapidIO for onboard processing
Author :
Klilou, A. ; Belkouch, Said ; Elleaume, P. ; Le Gall, Pascale ; Bourzeix, F. ; Hassani, Moha M´rabet
Author_Institution :
MAScIR, Rabat, Morocco
fYear :
2012
fDate :
5-6 Nov. 2012
Firstpage :
1
Lastpage :
6
Abstract :
Serial RapidIO is a high-performance, packet-switched that was developed to address the embedded industry´s need in term of faster bus speeds, increased bandwidth and reliability. Serial RapidIO allows chip-to-chip and onboard communications. In this paper, we present experimental results on performances optimizations of the Serial RapidIO interconnect integrated in the new digital signal processor (DSP) multi-core TMS320C6474. Our results show that the two transactions Nwrite and Swrite achieve more performances and we determine that in order to transfer a data stream, the interrupt method is the simplest and it increases transfer robustness. The performance difference between the interrupt method and method of EDMA in synchronized mode is tolerable.
Keywords :
circuit optimisation; digital signal processing chips; integrated circuit interconnections; reliability; EDMA; Nwrite; Serial RapidIO interconnect; Swrite; bus speed; data stream; digital signal processor multi-core TMS320C6474; high-speed interconnect serial RapidIO; onboard processing; optimization; reliability; synchronized mode; Bandwidth; Digital signal processing; Ports (Computers); Program processors; Registers; Switches; Synchronization; DSP; Serial RapidIO; chip-to-chip; onboard; system on chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Complex Systems (ICCS), 2012 International Conference on
Conference_Location :
Agadir
Print_ISBN :
978-1-4673-4764-8
Type :
conf
DOI :
10.1109/ICoCS.2012.6458545
Filename :
6458545
Link To Document :
بازگشت