Title :
Efficient replica bitline technique for variation-tolerant timing generation scheme of SRAM sense amplifiers
Author :
Wenjuan Lu ; Chunyu Peng ; Youwu Tao ; Zhengping Li
Author_Institution :
Sch. of Electron. & Inf. Eng., Anhui Univ., Hefei, China
Abstract :
An efficient replica bitline (RBL) technique for reducing the variation of sense amplifier enable (SAE) timing is proposed. Both RBLs and four-fold replica cells compared with the conventional RBL technique are utilised to favour the desired operations. Simulation results show that the standard deviation of SAE can be suppressed by 44.25% and the cycle time is also reduced by ~30% at a 0.8 V supply voltage in TSMC 65 nm technology. Additionally, the area of the proposed scheme is nearly the same as that of the conventional RBL scheme.
Keywords :
SRAM chips; amplifiers; timing; RBL technique; SAE timing; SRAM sense amplifiers; TSMC 65 nm technology; cycle time; four-fold replica cells; replica bitline technique; sense amplifier enable timing; size 65 nm; variation-tolerant timing generation scheme; voltage 0.8 V;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2015.0574