DocumentCode :
596321
Title :
FPGA implementation of a three-way asynchronous DDR2 memory controller
Author :
Daou, G. ; Kassem, Abdallah ; Hamad, Moez ; El-Moucary, C.
Author_Institution :
ECCE Dept., Notre Dame Univ. - Louaize, Zouk Mosbeh, Lebanon
fYear :
2012
fDate :
12-15 Dec. 2012
Firstpage :
334
Lastpage :
337
Abstract :
This paper describes the implementation of a three-way asynchronous Double Data Rate (DDR2) memory controller using a Field-Programmable Gate Array (FPGA). The objective is to replace the memory buffer in a PC-based oscilloscope, where a First-In First-Out (FIFO) stack was used. The digital oscilloscope is used for measuring and reconstructing eye diagrams for high speed signals, such as Ethernet (1.25, 10.3125 Gbps), PCI-Express (2.5, 5.0, 6.125 Gbps), SATA (1.5, 3.0 Gbps), etc... Replacing the stack with DDR2, improves the quality of the eye diagram, which describes parameters of the input signal, for the DDR2 higher data transfer speed and larger memory size.
Keywords :
asynchronous circuits; buffer storage; field programmable gate arrays; FIFO stack; FPGA; PC-based oscilloscope; digital oscilloscope; double data rate; field-programmable gate array; first-in first-out stack; memory buffer; three-way asynchronous DDR2 memory controller; Analog-digital conversion; Field programmable gate arrays; Generators; Microcontrollers; Oscilloscopes; SDRAM; Software; Asynchronous DDR2; Controller; FPGA; Memory; PCI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Computational Tools for Engineering Applications (ACTEA), 2012 2nd International Conference on
Conference_Location :
Beirut
Print_ISBN :
978-1-4673-2488-5
Type :
conf
DOI :
10.1109/ICTEA.2012.6462895
Filename :
6462895
Link To Document :
بازگشت