Title :
A novel multi-step C-2C DAC architecture
Author :
Abedinkhan, M. ; Sodagar, Amir M. ; Mohammadi, Reza ; Adl, P.
Author_Institution :
Res. Lab. for Integrated Circuits & Syst. (ICAS), K.N. Toosi Univ. of Technol., Tehran, Iran
Abstract :
In this article, design of a novel DAC architecture is presented. This DAC can be utilized as part of a successive approximation register (SAR) ADCs or as a standalone unit in biomedical or wireless sensor network nodes. The DAC presented combines a multi-step methodology and a C-2C converter with a lower resolution than the main converter and four switches to produce the desired analog output signal. According to the proposed idea, an 8-bit DAC is designed, comprising a total capacitance of 11CUnit and 8 switches. The circuit was designed and simulated in a 0.18-μm standard CMOS technology with a supply voltage of 1.8V. Simulated INL of the DAC is in the range +0.42 LSB to -0.40 LSB and the DNL values are within the limit +0.6 LSB to -0.03 LSB.
Keywords :
digital-analogue conversion; CMOS technology; SAR; analog output signal; digital-analog converter; multistep C-2C DAC architecture; size 0.18 mum; successive approximation register; voltage 1.8 V; Arrays; CMOS integrated circuits; Capacitance; Capacitors; Digital-analog conversion; Wireless communication; Wireless sensor networks; C-2C; Digital to Analog Converter; Multi-Step DAC; SAR;
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
DOI :
10.1109/ICECS.2012.6463566