Title :
A new XOR-based Content Addressable Memory architecture
Author :
Frontini, L. ; Shojaii, Seyedruhollah ; Stabile, Antonino ; Liberali, Valentino
Author_Institution :
Dept. of Phys., Univ. degli Studi di Milano, Milan, Italy
Abstract :
In this paper we describe a Content Addressable Memory (CAM) architecture based on a new custom cell, called XORAM. The cell is composed by two main blocks: a 6T-SRAM, and a 4T-XOR logic gate. Each XORAM cell compares the input data on the bit line with the data stored in the 6T-SRAM cell. The output matching bit is obtained by performing a NOR operation between all bits of the XORAM cells storing the word. The proposed architecture is based on a fully-CMOS combinational logic, and it does nor require any precharge operation or control and timing logic. A compact full-custom layout has been designed for a memory organized in 18-bit words, to reduce both area and power consumption. Compared with a conventional selective precharge match-line technique, the proposed circuit occupies less area. Simulation results demonstrate that power consumption is reduced by a factor of 8.
Keywords :
CMOS logic circuits; SRAM chips; content-addressable storage; logic gates; 4T-XOR logic gate; 6T-SRAM cell; CAM architecture; XOR-based content addressable memory architecture; XORAM; fully-CMOS combinational logic; timing logic; Computer aided manufacturing; Computer architecture; Impedance matching; Logic gates; Microprocessors; Simulation; Transistors;
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
DOI :
10.1109/ICECS.2012.6463629