DocumentCode :
596929
Title :
FFT implementation using QCA
Author :
Awais, Muhammad ; Vacca, Marco ; Graziano, Mariagrazia ; Masera, Guido
Author_Institution :
Dept. of Electron. & Telecommun., Politec. di Torino, Turin, Italy
fYear :
2012
fDate :
9-12 Dec. 2012
Firstpage :
741
Lastpage :
744
Abstract :
Quantum dot Cellular Automata (QCA) is an emerging nanotechnology paradigm that is currently being investigated as a possible CMOS substitute. It offers higher speed and lower area and power consumption than CMOS transistors. However, due to its intrinsic pipelined nature, QCA circuits suffer from serious throughput reductions due to feedback signals. As a consequence to fully exploit the true potential of this technology, circuits architecture must be designed with the aim to reduce or eliminate the presence of feedbacks. This work proposes as a relevant design case, the QCA implementation of Fast Fourier Transform (FFT) Algorithm. A novel architecture for partial parallel FFT processor is presented which not only reduces the circuit complexity but also eliminates the need of feedback signals, allowing to maximize the throughput. The proposed architecture is described using an accurate, layout aware VHDL model which is exploited in a hierarchical bottom up approach to evaluate the logical behavior, area and power dissipation of whole design. This innovative approach widely expands the field of application for QCA circuits.
Keywords :
cellular automata; circuit complexity; circuit feedback; digital signal processing chips; fast Fourier transforms; hardware description languages; integrated circuit modelling; nanoelectronics; power consumption; quantum dots; CMOS transistor; FFT algorithm; FFT implementation; QCA circuit; QCA implementation; circuit architecture; circuit complexity; digital signal processing; fast Fourier transform; feedback signal; layout aware VHDL model; logical behavior; nanotechnology paradigm; partial parallel FFT processor; power consumption; power dissipation; quantum dot cellular automata; throughput reduction; Clocks; Computer architecture; Integrated circuit modeling; Layout; Microprocessors; Quantum dots; Throughput; Digital signal processing; FFT; QCA; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-1261-5
Electronic_ISBN :
978-1-4673-1259-2
Type :
conf
DOI :
10.1109/ICECS.2012.6463648
Filename :
6463648
Link To Document :
بازگشت