• DocumentCode
    596945
  • Title

    Layout stress and proximity aware analog design methodology

  • Author

    Zein, Adnan ; Tarek, A. ; Bahr, Mustafa ; Dessouky, Mohamed ; Eissa, H. ; Ramadan, Ahmed ; Tosson, Amr

  • Author_Institution
    Ain Shams Univ., Cairo, Egypt
  • fYear
    2012
  • fDate
    9-12 Dec. 2012
  • Firstpage
    633
  • Lastpage
    636
  • Abstract
    This paper presents a new methodology for analog circuits design which takes into account layout dependent effects and layout interdependencies between devices. Analog Devices´ performance is impacted by other layout features located in near context. These layout effects can lead to catastrophic failures in analog circuits. The new introduced methodology helps Analog designers to determine the effect of layout interdependencies at early stages of the design by introducing a layout-aware schematic design level. A 45nm Miller OTA design example is given to show the validity of the proposed methodology.
  • Keywords
    analogue circuits; failure analysis; operational amplifiers; Miller OTA design; analog circuit design; analog devices; catastrophic failures; layout effects; layout interdependencies; layout stress-proximity aware analog design methodology; layout-aware schematic design level; layout-dependent effects; size 45 nm; Integrated circuit modeling; Layout; Mirrors; Performance evaluation; Proximity effects; Stress; Transistors; Analog Design; Hybrid Netlist; Layout Dependent Effects; Proximity Effects; Stress Effects;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems (ICECS), 2012 19th IEEE International Conference on
  • Conference_Location
    Seville
  • Print_ISBN
    978-1-4673-1261-5
  • Electronic_ISBN
    978-1-4673-1259-2
  • Type

    conf

  • DOI
    10.1109/ICECS.2012.6463667
  • Filename
    6463667