DocumentCode
597218
Title
Ternary volatile random access memory based on heterogeneous graphene-CMOS fabric
Author
Khasanvis, Santosh ; Habib, K. M. Masum ; Rahman, Mosaddequr ; Narayanan, Pritish ; Lake, Roger K. ; Moritz, Csaba Andras
Author_Institution
Univ. of Massachusetts at Amherst, Amherst, MA, USA
fYear
2012
fDate
4-6 July 2012
Firstpage
69
Lastpage
76
Abstract
Graphene is an emerging nano-material that has garnered immense research interest due to its exotic electrical properties. It is believed to be a potential candidate for post-Si nanoelectronics due to high carrier mobility and extreme scalability. Recently, a new graphene nanoribbon crossbar (xGNR) device was proposed which exhibits negative differential resistance (NDR). In this paper, we present an approach to realize multistate memories, enabled by these graphene crossbar devices. We propose a ternary graphene nanoribbon tunneling volatile random access memory (GNTRAM) and implement it using a heterogeneous integration with CMOS transistors and routing. Benchmarking is presented with respect to state-of-the-art CMOS SRAM and 3T DRAM designs. Ternary GNTRAM shows up to 1.77x density-per-bit benefit over CMOS SRAMs and 1.42x benefit over 3T DRAM in 16nm technology node. Ternary GNTRAM is also up to 9x more power-efficient per bit against low-power CMOS SRAMs during stand-by, while maintaining comparable performance to high-performance designs. Thus GNTRAM has the potential to realize ultra-dense nanoscale memories exceeding those achievable by mere physical scaling. Further improvements may be possible by using graphene more extensively, as graphene transistors become available in future.
Keywords
CMOS memory circuits; DRAM chips; SRAM chips; graphene; nanoelectronics; nanoribbons; 3T DRAM designs; C; CMOS routing; CMOS transistors; electrical properties; graphene nanoribbon crossbar device; graphene transistors; heterogeneous graphene-CMOS fabric; heterogeneous integration; multistate memories; negative differential resistance; size 16 nm; state-of-the-art CMOS SRAM; ternary GNTRAM; ternary graphene nanoribbon tunneling volatile random access memory; ternary volatile random access memory; ultradense nanoscale memories; xGNR device; CMOS integrated circuits; Capacitance; FETs; Graphene; Latches; Nanoscale devices; Random access memory; Graphene Nanoribbons; Heterogeneous Integration; Multistate Memory; NDR;
fLanguage
English
Publisher
ieee
Conference_Titel
Nanoscale Architectures (NANOARCH), 2012 IEEE/ACM International Symposium on
Conference_Location
Amsterdam
Print_ISBN
978-1-4503-1671-2
Type
conf
Filename
6464146
Link To Document