DocumentCode
597223
Title
Statistical reliability analysis of NBTI impact on FinFET SRAMs and mitigation technique using independent-gate devices
Author
Yao Wang ; Cotofana, Sorin D. ; Liang Fang
Author_Institution
Comput. Eng. Lab., Delft Univ. of Technol., Delft, Netherlands
fYear
2012
fDate
4-6 July 2012
Firstpage
109
Lastpage
115
Abstract
As planar MOSFETs is approaching its physical scaling limits, FinFET becomes one of the most promising alternative structure to keep on the industry scaling-down trend for future technology generations of 22 nm and beyond. In this paper, we propose a statistical model of Negative Bias Temperature Instability (NBTI) tailored for FinFET SRAM Arrays. The model build upon an extension of the reaction-diffusion theory such that it can cover the natural variations encountered in nanoscale MOSFET circuits. Dynamic NBTI stress on SRAM cells is modeled by using stochastic input signals. A mitigation technology for minimizing the NBTI aging is also demonstrated by taking advantage of the independent-gate FinFET device structure using threshold voltage adjustment. We evaluated the impact of our proposal on the RAM stability by means of SPICE simulations with the BSIM-IMGModel for 22nm FinFET devices. Our simulations conducted at an accelerated temperature 125°C for 108 seconds (~3 years) indicate that a Vth compensation of 0.2V can almost preserve the WRITE and HOLD stability of the fresh device even after 3 years, while for the READ stability the compensation mechanism is less effective. However, the READ Static Noise Margin (SNM) experiences an insignificant decrease over the 3 years time span in the presence of a Vth compensation, while without compensation it decreases by a x4 factor. Thus we can conclude that the proposed technique can improve the stability of SRAM array during its operational life, hence improve the performance and reliability of the system.
Keywords
MOS memory circuits; MOSFET; SRAM chips; negative bias temperature instability; statistical analysis; BSIM-IMGModel; FinFET SRAM array; NBTI impact; NBTI mitigation technique; RAM stability; SPICE simulation; accelerated temperature; hold stability; independent gate devices; nanoscale MOSFET circuit; negative bias temperature instability; reaction-diffusion theory; read stability; read static noise margin; size 22 nm; statistical reliability analysis; temperature 125 C; write stability; Degradation; FinFETs; Logic gates; SRAM cells; Stability analysis; Stress;
fLanguage
English
Publisher
ieee
Conference_Titel
Nanoscale Architectures (NANOARCH), 2012 IEEE/ACM International Symposium on
Conference_Location
Amsterdam
Print_ISBN
978-1-4503-1671-2
Type
conf
Filename
6464151
Link To Document