DocumentCode :
597702
Title :
A new algorithm with minimum track for four layer channel routing in VLSI design
Author :
Khan, Ajoy Kumar ; Das, Biswajit
Author_Institution :
Dept. of Inf. Technol., Assam Univ., Silchar, India
fYear :
2013
fDate :
4-6 Jan. 2013
Firstpage :
1
Lastpage :
5
Abstract :
Channel routing is a key problem in VLSI physical design. The main goal of the channel routing problem is to reduce the area of an IC chip. If we concentrate on reducing track number in channel routing problem then automatically the area of an IC chip will be reduced. Here, we propose a new algorithm to reduce the number of tracks using four layers (two horizontal layers and two vertical layers). To be more specific, through this algorithm we convert a two-layer channel routing problem into a four-layer channel routing problem using HNCG and VCG of the channel. Next, we show the experimental results and graphical structure of that solution.
Keywords :
VLSI; integrated circuit design; network routing; HNCG; IC chip; VCG; VLSI physical design; four layer channel routing; four-layer channel routing problem; graphical structure; horizontal layers; minimum track; two-layer channel routing problem; vertical layers; Computers; Design automation; Informatics; Routing; Very large scale integration; Wires; HNCG; VCG; channel routing; clique; track;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-2906-4
Type :
conf
DOI :
10.1109/ICCCI.2013.6466134
Filename :
6466134
Link To Document :
بازگشت