DocumentCode :
597711
Title :
Reduction of leakage current and power in full subtractor using MTCMOS technique
Author :
Gautam, M. ; Akashe, Shyam
Author_Institution :
M-Tech VLSI Design, ITM Univ., Gwalior, India
fYear :
2013
fDate :
4-6 Jan. 2013
Firstpage :
1
Lastpage :
4
Abstract :
In this paper a full subtractor using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI design and optical computing. Reducing power dissipation is one of the most principle subjects in VLSI design today. But Scaling causes sub threshold leakage currents to become a large component of total power dissipation. Low-power design techniques proposed to minimize the active leakage power in nanoscale CMOS very large scale integration (VLSI) systems. Using MTCMOS approach compare leakage current and leakage power of full subtractor in active mode. leakage current in conventional full subtractor is 228.7 fA and proposed full subtractor is 271.1 fA, reduction in current is 15.63%. simulation result is performed at 0.7 volt using cadence virtuoso tool in 45 nanometer technology.
Keywords :
VLSI; low-power electronics; MTCMOS technique design; active leakage power; cadence virtuoso tool; combinational logic; current 228.7 fA; current 271.1 fA; full subtractor; low power VLSI design; nanometer technology; nanoscale CMOS very large scale integration system; optical computing; power dissipation; quantum computing; threshold leakage current; voltage 0.7 V; CMOS integrated circuits; CMOS technology; Leakage current; Logic gates; Power dissipation; Transistors; Very large scale integration; MTCMOS; cmos circuit; full subtractor; leakage current; low power design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-2906-4
Type :
conf
DOI :
10.1109/ICCCI.2013.6466143
Filename :
6466143
Link To Document :
بازگشت