DocumentCode :
597720
Title :
A novel fault detection and correction technique for memory applications
Author :
Jayarani, M.A. ; Jagadeeswari, M.
Author_Institution :
M.E. VLSI Design, Sri Ramakrishna Eng. Coll., Coimbatore, India
fYear :
2013
fDate :
4-6 Jan. 2013
Firstpage :
1
Lastpage :
6
Abstract :
As a result of technology scaling and higher integration densities there may be variations in parameters and noise levels which will lead to larger error rates at various levels of the computations. As far as memory applications are concerned the soft errors and single event upsets are always a matter of problem. The paper mainly focuses on the design of an efficient Majority Logic Detector/Decoder (MLDD) for fault detection along with correction of fault for memory applications, by considerably reducing fault detection time. The error detection and correction method is done by one step majority logic decoding and is made effective for Euclidean Geometry Low Density Parity Check Codes (EG-LDPC). Even though majority decodable codes can correct large number of errors, they need high decoding time for detection of errors and ML Decoding method may take same fault detecting time for both erroneous and error free code words, which in turn delays the memory performance. The proposed fault-detection method can detect the fault in less decoding cycles (almost in three). When the data read is error free, it can obviously reduce memory access time. The technique keeps the area overhead minimal and power consumption low for large code word sizes.
Keywords :
decoding; error correction codes; error detection codes; fault diagnosis; logic design; memory architecture; parity check codes; performance evaluation; power aware computing; EG-LDPC; Euclidean geometry low density parity check codes; ML decoding method; MLDD; decoding cycles; error free code words; error rates; fault correction technique; fault detection technique; integration densities; majority logic detector-decoder; memory access time; memory applications; memory performance; noise level variations; one step majority logic decoding; power consumption; soft errors; technology scaling; Decoding; Delay; Error correction codes; Fault detection; Logic gates; Parity check codes; Power demand; Euclidean geometry low-density parity check (EG-LDPC); control logic; error correction codes (ECCs); memory; one step majority logic decoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-2906-4
Type :
conf
DOI :
10.1109/ICCCI.2013.6466152
Filename :
6466152
Link To Document :
بازگشت