DocumentCode :
597728
Title :
Low power reconfigurable FPGA based on SRAM
Author :
Priadarshini, A. ; Jagadeeswari, M.
Author_Institution :
M.E. VLSI Design, Sri Ramakrishna Eng. Coll., Coimbatore, India
fYear :
2013
fDate :
4-6 Jan. 2013
Firstpage :
1
Lastpage :
6
Abstract :
A low power CMOS Static Random Access Memory (SRAM) based Field Programmable Gate Arrays (FPGA) architecture is being presented in this paper. The architecture presented here is based on CMOS logic and CMOS SRAMs that are used for on-chip dynamic reconfiguration. This architecture employs the fast and low-power SRAM blocks that are based on 10T SRAM cells. These blocks are employed in fast access of the configuration bits by using the shadow SRAM technique. The dynamic reconfiguration delay is being hidden behind the computation delay through the use of shadow SRAM cells. The combined effect of both the SRAM memory cells and the shadow SRAM scheme enables to support in reducing the delay and also to achieve reduced power consumption. Experimental results show reduced delay of about 8.035ns and power consumption of about 0.015W for the 10T SRAM memory cell with an overhead in area, relative to 4T and 6T SRAM cells. Also, the experimental results include the values of delay of about 8.979ns and power consumption of about 0.052W, achieved for the LB of FPGA architecture which employs CMOS SRAMs using the 10T SRAM memory cells in it.
Keywords :
CMOS logic circuits; CMOS memory circuits; SRAM chips; field programmable gate arrays; low-power electronics; reconfigurable architectures; 10T-shadow SRAM memory cell; 4T-shadow SRAM memory cell; 6T-shadow SRAM memory cell; FPGA architecture LB; computation delay reduction; dynamic reconfiguration delay reduction; field programmable gate arrays; low-power CMOS SRAM-based FPGA reconfigurable architecture; low-power CMOS logic static random access memory; on-chip dynamic reconfiguration; power consumption reduction; CMOS integrated circuits; Computer architecture; Delay; Field programmable gate arrays; SRAM cells; Switches; Fast access; Field-programmable gate arrays (FPGAs); Shadow SRAM; Static Random Access Memory (SRAM);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2013 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4673-2906-4
Type :
conf
DOI :
10.1109/ICCCI.2013.6466160
Filename :
6466160
Link To Document :
بازگشت