• DocumentCode
    597852
  • Title

    Low cost VLSI design of the LDPC decoder in Advanced Broadcasting System for Satellite

  • Author

    Jianing Su ; Zhenghao Lu

  • Author_Institution
    Adv. Circuit & Syst. Lab., Suzhou Inst. of Nano-tech & Nano-Bionics, Suzhou, China
  • fYear
    2012
  • fDate
    Oct. 29 2012-Nov. 1 2012
  • Firstpage
    1
  • Lastpage
    3
  • Abstract
    In this paper, a low cost VLSI implementation of an LDPC decoder for the Advanced Broadcasting System of Satellite (ABS-S) is presented. The decoder is fully compatible with all the 8 code rates in ABS-S standard. The layered decoding with sorted scheduling architecture is employed and the scaled min-sum belief propagation method is used for check node update. The CRC check is embedded into the decoding process to gain the best early stopping effect in decoding iterations. The decoder is implemented in Altera FPGA and results show that the proposed decoder is suitable for satellite broadcasting application ABS-S and its scheme can be generalized in other quasi-cyclic structured LDPC codes.
  • Keywords
    VLSI; direct broadcasting by satellite; field programmable gate arrays; parity check codes; ABS-S standard; Altera FPGA; CRC check; LDPC decoder; advanced broadcasting system-satellite; check node update; decoding iterations; low cost VLSI design; satellite broadcasting application; scaled min-sum belief propagation method; scheduling architecture; Decoding; Iterative decoding; Satellite broadcasting; Satellites; Standards; Advanced Broadcasting System of Satellite (ABS-S); early stopping criteria; layered decoding with sorted scheduling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
  • Conference_Location
    Xi´an
  • Print_ISBN
    978-1-4673-2474-8
  • Type

    conf

  • DOI
    10.1109/ICSICT.2012.6466751
  • Filename
    6466751