DocumentCode :
598751
Title :
Does PMOS Vth shift wholly capture the degradation of CMOS inverter circuit under DC NBTI?
Author :
Chenouf, Amel ; Djezzar, Boualem ; Benabedelmoumene, A. ; Tahi, Hakim
Author_Institution :
Microelectron. & Nanotechnol. Div. Adv. Technol. Dev. Center, CDTA, Algiers, Algeria
fYear :
2012
fDate :
14-18 Oct. 2012
Firstpage :
191
Lastpage :
194
Abstract :
In this paper, an experimental investigation of negative bias temperature instability (NBTI) impact on CMOS inverter circuit is presented. The study focuses on the contribution of NBTI induced PMOS Vth shift on the degradation of the circuit DC features. This investigation was conducted in order to understand the origin of performance shifts due to NBTI at the circuit level and to properly predict the lifetime of the inverter circuit. The experimental setup was based on a measure/stress/measure procedure, where a series of negative gate voltages at different temperatures were applied via an automated test bench to the circuit under test. The results we obtained show, on one side, the CMOS inverter voltage transfer curve (VTC) shifts under NBTI stress to the left side, as predicted by the theory. This shift implies a shift of the critical logic voltages of the inverter. On the other side, the analysis of the logic threshold shift with respect to the inverter´s PMOS threshold voltage shift shows clearly, and contrary to predicted by theory, that PMOS threshold voltage (Vth) shift does not wholly capture the degradation of the CMOS inverter logic threshold shift. In fact, this later is found to be affected by both PMOS and NMOS Vth shifts. Therefore, it cannot be unconditionally assumed that the effect of NBTI on CMOS circuits could be exclusively predicted by only shifting the PMOS Vth.
Keywords :
CMOS logic circuits; integrated circuit reliability; logic gates; logic testing; CMOS inverter circuit; CMOS inverter logic threshold shift; DC NBTI; NBTI induced PMOS voltage shift; NMOS voltage shifts; VTC shifts; circuit level; circuit under test; inverter PMOS threshold voltage shift; logic voltages; measure-stress-measure procedure; negative bias temperature instability; negative gate voltages; voltage transfer curve shifts; CMOS integrated circuits; Degradation; Inverters; MOS devices; Stress; Temperature measurement; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop Final Report (IRW), 2012 IEEE International
Conference_Location :
South Lake Tahoe, CA
ISSN :
1930-8841
Print_ISBN :
978-1-4673-2749-7
Type :
conf
DOI :
10.1109/IIRW.2012.6468953
Filename :
6468953
Link To Document :
بازگشت